Availability: EN STOCK

ASIC and FPGA Verification: A Guide to Component Modeling

SKU: 9780125105811

$88.700

ASIC and FPGA Verification: A Guide to Component Modeling

Descripción

Richard Munden demonstrates how to create and use simulation models for verifying ASIC and FPGA designs and board-level designs that use off-the-shelf digital components. Based on the VHDL/VITAL standard, these models include timing constraints and propagation delays that are required for accurate verification of today’s digital designs.

ASIC and FPGA Verification: A Guide to Component Modeling expertly illustrates how ASICs and FPGAs can be verified in the larger context of a board or a system. It is a valuable resource for any designer who simulates multi-chip digital designs.

*Provides numerous models and a clearly defined methodology for performing board-level simulation.
*Covers the details of modeling for verification of both logic and timing.
*First book to collect and teach techniques for using VHDL to model «off-the-shelf» or «IP» digital components for use in FPGA and board-level design verification.

Información adicional

Editorial

Elsevier S & T

ISBN

9780125105811

Formato

Page Fidelity

Idioma

English

Páginas

336

Valoraciones

No hay valoraciones aún.

Sé el primero en valorar “ASIC and FPGA Verification: A Guide to Component Modeling”

Tu dirección de correo electrónico no será publicada. Los campos obligatorios están marcados con *